# Chapter 3 RTL and HDL

**Assistant Professor** 

Er. Shiva Ram Dam

### **Contents:**

- 1. Micro-operations and RTL
- 2. Using RTL to specify a Digital System
- 3. Specification of Digital Components
- 4. Specification and Implementation of Simple System
- 5. Introduction to VHDL: Syntax. Levels of Abstraction in Design

# 3.1 Micro-operations and RTL

- Micro-operations are the basis for most sequential digital systems.
- Micro-operations are simpler actions like:
  - Movement (copying) of data form one register, memory location, or I/O device to another
  - Modifying stored values
  - Performing arithmetic or logical functions.
- It is also necessary to specify the conditions under which each transfers occurs.

# **Micro-operations**

- A Micro-operation , or  $\mu$ -op, specifies an operation whose result os stored, typically in a register or memory location.
- The operation can be as simple as copying data from one register to another, or more complex, such as adding the contents of two registers and storing the result in a third register,
- When designing a sequential digital system, the designer can specify the behavior of the system first, using micro-operations and then design the hardware to match this specification.

### Implementations of micro-operation $X \leftarrow Y$

- Consider a digital system with two 1-bit registers, X and Y. The μop that copies the contents of register Y to register X can be expressed as X←Y.
- Sometimes, this is expressed as  $Y \rightarrow X$ .
- The micro-operation may be implemented via a direct connection, or by way of a bus.
- Both are valid implementation.



Implementations of the micro-operation X-Y using (a) a direct connection and (b) a bus connection



(b)

# Implementations of the data transfer $\alpha: X \leftarrow Y$

- Both designs provide a path for data to flow from register Y to register X, but neither specifies when X should load this data.
- Assume that the transfer should occur when control input α is high.
- The transfer could be written as:

IF 
$$\alpha$$
 THEN X $\leftarrow$ Y

This can be written as:

$$\alpha: X \leftarrow Y$$

- When all conditions to the left of the colon are asserted, the data transfers specified by the μops are performed.
- α is used to load register X and, in the bus-based implementation, to enable the tri-state buffer so that the contents of register Y are placed on the bus.

Implementations of the data transfer  $\alpha$ :  $X \leftarrow Y$  with control signals: (a) with direct path, and (b) using a bus



### Implementations of the data transfer $\alpha: X \leftarrow Y, Y \leftarrow Z$

- One way to improve system performance is to perform two or more μops simultaneously.
- The μops are separated by commas; the order in which they are written is unimportant because they are performed concurrently.
- Consider:

$$\alpha$$
: X $\leftarrow$ Y, Y $\leftarrow$ Z or  $\alpha$ : Y $\leftarrow$ Z, X $\leftarrow$ Y

- If X=0, Y=1 and Z=0 just before α becomes 1, these μops set X=1(the original value of Y) and Y=0.
- Note that a single bus cannot be used here because a bus can hold only one value at a time.
- When  $\alpha=1$ , both Y and Z must travel on the data paths simultaneously.



Implementation of the data transfer  $\alpha$ :  $X \leftarrow Y$ ,  $Y \leftarrow Z$ 

### Implementations of the data transfer $\alpha: X \leftarrow Y$ , $Z \leftarrow Y$

• Consider the transfers that occur when  $\alpha = 1$ .

$$\alpha$$
: X $\leftarrow$ Y, Z $\leftarrow$ Y

 Register Y can be read by many other registers simultaneously; both micro operations can be performed concurrently.



Implementation of the data transfer  $\alpha$ :  $X \leftarrow Y$ ,  $Z \leftarrow Y$ 

### Three implementations of the data transfers $\alpha: X \leftarrow 0$ and $\beta: X \leftarrow 1$

Sometimes it is necessary to move a constant value into a register, rather than data from another register.

> $\alpha: X \leftarrow 0$ β: X**←**1

- The first circuit sets X by loading data for both transfers.
  - Either  $\alpha$  or  $\beta$  can assert the register's load signal, and the MUX ensures that the proper data is made available.
  - If  $\alpha$ =0 and  $\beta$ =0, the MUX still outputs data 0. Register X ignores this data and retains its value.
- The second circuit loads data exactly same as in the first circuit;
- However, its data is generated directly by signal  $\beta$ .
  - When ,  $\beta$ =0 and  $\alpha$ =1, register X loads 0
  - When ,  $\beta=1$  and  $\alpha=0$ , register X loads 1
  - When ,  $\beta$ =0 and  $\alpha$ =0, register X ignores the input 0, and retains its value.
- The final circuit makes use of the register's clear input to simplify the hardware.
  - When  $\alpha=1$ , register X is cleared, i.e set to 0.
  - When  $\beta=1$ , the register is loaded with the data value 1 as before.



a) Using a multiplexer to select the data input



b) Using B as the data input



c) Using the CLR signal

### Implementations of the 4-bit data transfer $\alpha:X \leftarrow Y$

- All of the operations so far dealt are with individual 1-bit registers.
- Real systems use multibit registers to store larger data values.
- For eg: consider the case, when α=1 in which date is transferred from 4-bit register Y to 4-bit register X, this can be represented as: α: X← Y
- Sometimes it is necessary to access individual bits or groups of bits within a register. Individual bits can be referred to by subscripts, such as X<sub>3</sub> or Y<sub>2</sub>.
- Groups of bits cane be referred to as ranges in RTL as X(3-1) or X(3:1)
- Below statements are valid:

$$\alpha: X(3-1) \leftarrow Y(2-0)$$
  
 $\beta: X_3 \leftarrow X_2$ 

$$\tau: X(3-0) \leftarrow X(2-0), X_3$$



#### a) Using a direct connection



b) Using a bus

# **Types of Micro-operations**

- In digital computer, there are four types of micro-operations:
  - 1. Arithmetic Micro-operations
  - 2. Register Transfer Micro-operations
  - 3. Logical micro-operations
  - 4. Shift Micro-operations

#### 1. Arithmetic micro-operation

- Used to perform some basic arithmetic operation.
- Eg. R1 ← R1+R2
- R  $\leftarrow$  R+1
- R ← R-1
- R3 ← 1's complement of R3 + 1

#### 2. Register transfer micro-operation

- Used to transfer content of register
- Eg. R1 ← R2 content of R2 transferred to R1

#### 3. Logic micro-operation

- Bitwise logical operation are performed; i.e. perform bit manipulation operation on data stored in registers.
- Eg. AND, OR, NOT, EX-OR, EX-NOR, etc.

#### 4. Shift micro-operation

- Serial transfer or bits in a register is called shift operation.
  - Left shift/ right shift
  - Arithmetic right shift
  - Circular shift
  - Decimal Shift

# **Arithmetic and Logical Micro-operations**

| Operation                    | Example                                                                          |
|------------------------------|----------------------------------------------------------------------------------|
| Add<br>Subtract<br>Increment | $X \leftarrow X + Y$<br>$X \leftarrow X - Y \text{ or } X \leftarrow X + Y' + 1$ |
| Decrement                    | X←X + 1<br>X←X - 1<br>X←X ∧ Y or X←XY                                            |
| OR<br>XOR<br>NOT             | X←X ∨ Y<br>X←X ⊕ Y<br>X←/X or X←X'                                               |

# **Shift Micro-operations**

- There are four basic types of shift Micro-operations:
  - 1. Linear shift
  - 2. Circular shift
  - 3. Arithmetic shift
  - 4. Decimal shift

| Operation              | Notation |
|------------------------|----------|
| Linear shift left      | shl(X)   |
| Linear shift right     | shr(X)   |
| Circular shift left    | cil(X)   |
| Circular shift right   | cir(X)   |
| Arithmetic shift left  | ashl(X)  |
| Arithmetic shift right | ashr(X)  |
| Decimal shift left     | dshl(X)  |
| Decimal shift right    | dshr(X)  |
|                        |          |

### a) Linear / Logical shift

- It transfers 0 by the serial input.
- The symbol "shl" can be used for logical shift left and "shr" can be used for logical shift right.

```
R1 \leftarrow R1 \text{ shl } R1

R2 \leftarrow R1 \text{ shr } R2
```

 The register symbol should be the equivalent on both sides of the arrows.



## b) Circular shift

- This circulates or pivots the bits of register around the two ends without any trouble of data or contents.
- In circular shift, the serial output of the shift register is linked to its serial input.
- "cil" and "cir" is used for circular shift left and right respectively.
- The symbolic documentation for the shift microoperations is demonstrated in the table.

| Symbolic Designation | Description                     |
|----------------------|---------------------------------|
| R ←R1 shl R          | Shift-left register R           |
| R ←R1 shr R          | Shift-right register R          |
| R ←R1 cil R          | Circular shift-left register R  |
| R ←R1 cir R          | Circular shift-right register R |
| R ←R1 ashl R         | Arithmetic shift-left R         |
| R ←R1 ashr R         | Arithmetic shift-right R        |





### c) Arithmetic shift

- This shift was developed to work with numbers that have signed formats.
- This shifts a signed binary number to left or right.
- In such, the sign bit remains unchanged. Otherwise, it is similar to the logical shift.
- For eg: X=1011
- Arithmetic Left shift yields: 1110. Here, the value of the second MSB is lost.
- Arithmetic Right shift yields: 1101. Here, the LSB is lost.





### d) Decimal Shift

- Decimal shift was developed specifically for BCD representation.
- It acts like a linear shift, except it shifts one digit, or four bits, instead of just one bit.
- For eg: X= 1001 0111
- The decimal shift left results in the value 0111 0000
- The decimal shift right results in the value 0000 1001

# 3.2 Using RTL to specify a Digital System

- RTL can be used to specify the behavior of any sequential digital system, simplest to complex.
- RTL specify the function of digital components and simple systems.

# 3.3 Specification of Digital Components

- Consider the D flip-flop as shown in figure (a).
- Its function can be expressed by single RTL statement.

LD: Q←D

 When LD input is high, the value on the D input is loaded and made available on the Q output. This happens on rising edge of clock pulse.





D Flipflop truth table

 In figure b, when CLR =1, the flipflop set to 0.

i.e.

LD: Q← D

CLR: Q←0

- However, When D, LD and CLR are equal to 1, the above system fails.
  - When LD=1, the Q is set to 1
  - And when CLR=1, Q is clear to 0, Both set Q simultaneously.
  - Which is not possible.



| CIŁ | D | Qn+I           |
|-----|---|----------------|
| 0   | × | Q <sub>n</sub> |
| 1   | O | 6              |
| 7   | 7 | L              |

D Flipflop truth table

- The solution is to modify the conditions so they are mutually exclusive.
- Either of the following is valid.

CLR'LD: 
$$Q \leftarrow D$$
 LD:  $Q \leftarrow D$  CLR:  $Q \leftarrow 0$  LD'CLR:  $Q \leftarrow 0$ 

 In this RTL code, note the combined condition in the RTL statement.

- It is possible to require more than one condition to be met in order for a microoperation to occur.
- Here, Q is set to 1 if both CLR=0 and LD=1.





D Flipflop truth table

# **Another Example: JK**

- Consider the JK flip flop without a CLR input.
- Its truth table is:

|   |   | Truth | Table                      |
|---|---|-------|----------------------------|
| J | K | CLK   | Q                          |
| 0 | 0 | Ť     | Q <sub>n</sub> (no change) |
| 1 | 0 | t     | 1                          |
| 0 | 1 | t     | 0                          |
| 1 | 1 | t     | $\overline{Q}_0$ (toggles) |

It behavior can be specified in RTL as follow:

• When J=0 and K=0, no condition is met and the flip-flop retains its previous value. No RTL statement is included for this case because no transfer is needed.

### 3.4 Specification and Implementation of Simple Systems

- RTL can be used to specify behavior of an entire system, independent of the components used to implement the system.
- Consider a system with four 1-bit flipflops. Given RTL code where j, o, h and n are conditions which are mutually exclusive.

$$h: R \leftarrow M$$

$$n: Y \leftarrow R, M \leftarrow R$$

This RTL can be implemented using direct connections.

j: M←A

o: A←Y

 $h: R \leftarrow M$ 

 $n: Y \leftarrow R, M \leftarrow R$ 



Data paths of the system to implement the RTL code using direct connections

- But it does not complete the transfer.
- No register has actually loaded any data yet.
- It is necessary to assert LD signal.



Data paths of the system to implement the RTL code using direct connections

- The complete circuit, with LD signal is shown as below.
- The flipflop M is loaded when j=1 (M $\leftarrow$ A) or n=1 (M $\leftarrow$ R).
- Logically, ORing these signals together produces LD input for M flipflop.
- Similarly for other conditions.



- Buses can be implemented using either tri-state buffers or multiplexers.
- Figure aside shows the complete design of the system to implement RTL code using a bus and tri-state buffers.



Complete design of the system to implement the RTL code using a bus and tri-state buffers

- It is also possible to implement a system bus using a multiplexer.
- MUX can be used instead of tri-state buffers.



### **Modulo 6 Counter**

- To design a modulo 6 counter, first, we need to specify the function of counter using RTL.
- Then, we implement RTL code using digital logic.
- The modulo 6 counter is a 3 bit counter that counts through the sequence:

$$000 \rightarrow 001 \rightarrow 010 \rightarrow 011 \rightarrow 100 \rightarrow 101 \rightarrow 000 \rightarrow ... (0 \rightarrow 1 \rightarrow 2 \rightarrow 3 \rightarrow 4 \rightarrow 5 \rightarrow 0 \rightarrow ...)$$

- Its input U controls the counter.
  - When U=1, the counter increments its value on the rising edge of the clock.
  - When U=0, it retains its current value of the clock.
- The value of count is represented as 3-bit output  $V_2V_1V_0$ .
- An additional output, C is 1 when going from 5 to 0, and 0 otherwise.
- In this example, C output remains at 1 until the counter goes from 0 to 1.



- State table for Modulo 6 counter:
- The additional states S6 and S7 are to handle the case when mod-6 counter powers up in invalid state.

| Present State |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | U   | Next State | $V_2V_1V_0$                      | C   |   |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|----------------------------------|-----|---|
|               | 50 (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 000 | 0.         | 50                               | 000 | 1 |
|               | S <sub>0</sub> (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 000 | 1          | S                                | 001 | 0 |
|               | 5, (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 001 | 0          | 5,                               | 001 | 0 |
|               | S <sub>0</sub> (<br>S <sub>1</sub> (<br>S <sub>1</sub> (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 100 | 1          | S'                               | 010 | 0 |
|               | The second secon | 010 | 0          | 5,                               | 010 | 0 |
|               | 5, (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 010 | 1          | S,                               | 011 | 0 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 110 | 0          | 5,                               | 011 | 0 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11  | 1          | S <sub>4</sub>                   | 100 | 0 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 00  | 0          | S                                | 100 | 0 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 00  | 1          | S.                               | 101 | 0 |
|               | The second secon | 01  | 0          | 5,                               | 101 | 0 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 01  | 1          | S <sub>0</sub>                   | 000 | 1 |
| y             | 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | Х          | So                               | 000 | 1 |
| 1             | 5-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | x          | S <sub>o</sub><br>S <sub>o</sub> | 000 | 1 |

# **State diagram**

| Present State      | U  | Next State                       | $V_2V_1V_0$ | C |
|--------------------|----|----------------------------------|-------------|---|
| S <sub>0</sub> 000 | 0. | 50                               | 000         | 1 |
| S 000              | 1  | S                                | 001         | 0 |
| 5, 001             | 0  | 5,                               | 001         | 0 |
| 5, 001             | 1  | S'                               | 010         | 0 |
| S <sub>2</sub> 010 | 0  | 5,                               | 010         | 0 |
| S <sub>2</sub> 010 | 1  | S,                               | 011         | 0 |
| 5, 011             | 0  | 53                               | 011         | 0 |
| 5, 011             | 1  | 5,                               | 100         | 0 |
| S <sub>4</sub> 100 | 0  | S                                | 100         | 0 |
| 5, 100             | 1  | S.                               | 101         | 0 |
| S. 101             | 0  | 5,                               | 101         | 0 |
| Se 101             | 1  | S <sub>o</sub>                   | 000         | 1 |
| 56                 | Х  | 50                               | 000         | 1 |
| 5.                 | X  | S <sub>0</sub><br>S <sub>0</sub> | 000         | 1 |



- When the counter's value is 000 to 100 and its U(up) signal is asserted, the output of the counter is incremented.
- This corresponds to condition  $(S_0+S_1+S_2+S_3+S_4)U$ .
- Under this condition, C is also set to 0.

So 
$$V \leftarrow V+1$$
,  $C \leftarrow 0$   
Thus  $(S_0+S_1+S_2+S_3+S_4)U: V \leftarrow V+1$ ,  $C \leftarrow 0$ 

When counter is in state S<sub>5</sub> (V=101) and U=1, the counter must be reset to 000 and C must be 1,

i.e. 
$$S_5 U: V \leftarrow 0, C \leftarrow 1$$

For invalid state, regardless of value of U,

$$(S_6+S_7): V \leftarrow 0, C \leftarrow 1$$

Thus the behavior of the modulo 6 counter can be expressed by RTL as:

$$(S_0+S_1+S_2+S_3+S_4)U: V \leftarrow V+1, C \leftarrow 0$$
  
 $S_5 U+S_6+S_7: V \leftarrow 0, C \leftarrow 1$ 

- Figure shows the RTL code implementation using a register.
- This uses a 3-bit parallel adder to generate V+1 and sets C separately.
- Notice that the decoder converts V<sub>2</sub>V<sub>1</sub>V<sub>0</sub> to the state values S0 to S7.

 $(S_0+S_1+S_2+S_3+S_4)U: V \leftarrow V+1, C \leftarrow 0$  $S_5U+S_6+S_7: V \leftarrow 0, C \leftarrow 1$ 



Two implementations of the RTL code for the modulo 6 counter: (a) using a register, and (b) using a counter

- Another way of implementation is the use of a counter.
- This implementation uses a 3-bit counter.
- C is set to 1 either when counting from 101 to 000 or when it is reset from an invalid state.



Two implementations of the RTL code for the modulo 6 counter: (a) using a register, and (b) using a counter

| Present State |                  | U   | Next State | $V_2V_1V_0$                   | C   |   |
|---------------|------------------|-----|------------|-------------------------------|-----|---|
|               | 50 (             | 000 | 0.         | 50                            | 000 | 1 |
|               | S <sub>0</sub> ( | 000 | 1          | S,                            | 001 | 0 |
|               |                  | 001 | 0          | 5,                            | 001 | 0 |
|               | 5, (             | 101 | 1          | S'                            | 010 | 0 |
|               |                  | 010 | 0          | 5,                            | 010 | 0 |
|               | 5, (             | 010 | 1          | S,                            | 011 | 0 |
|               |                  | 110 | 0          | 53                            | 011 | 0 |
|               | 5, 0             | 11  | 1          | S <sub>4</sub>                | 100 | 0 |
|               | 5, 1             | 00  | 0          | S                             | 100 | 0 |
|               |                  | 00  | 1          | S.                            | 101 | 0 |
|               |                  | 01  | 0          | 5,                            | 101 | 0 |
|               | 5. 1             | 01  | 1          | S <sub>o</sub>                | 000 | 1 |
| . 1           | -                |     | Х          | 50                            | 000 | 1 |
| à /I          | 56               |     | x          | S <sub>0</sub> S <sub>0</sub> | 000 | 1 |



#### **Problems and Solutions**

- 1
- Write valid RTL statements that realize the following transitions. All registers are 1-bit wide.
- a) IF  $\alpha = 1$  THEN copy X to W and copy Z to Y
- b) IF  $\alpha = 1$  THEN copy X to W; otherwise copy Z to Y
  - c) IF  $\alpha = 0$  THEN copy X to W

- a)  $\alpha: W \leftarrow X, Y \leftarrow Z$
- b) α: W ← X
  - $\alpha': Y \leftarrow Z$
- c) a': W ← X



- a) IF  $\alpha = 1$  THEN copy X to W and copy Z to Y
- b) IF  $\alpha = 1$  THEN copy X to W; otherwise copy Z to Y
- c) IF  $\alpha = 0$  THEN copy X to W

a) 
$$\alpha: W \leftarrow X, Y \leftarrow Z$$

b) 
$$\alpha: W \leftarrow X$$

$$\alpha'$$
:  $Y \leftarrow Z$ 

c) 
$$\alpha': W \leftarrow X$$

2 Show the hardware to implement the RTL statements developed for Problem 1.

a)



D)



c



Write the RTL code for the following transitions. All registers are 1-bit wide. Signals  $\alpha$  and  $\beta$  are never equal to 1 simultaneously.

a) IF 
$$\alpha = 1$$
 THEN copy Y to X  
IF  $\beta = 1$  THEN copy Y' to X

b) IF 
$$\alpha = 1$$
 THEN set X to 0  
IF  $\beta = 1$  THEN set X to X'

$$\beta: X \leftarrow Y'$$

$$\beta: X \leftarrow X'$$

Show the hardware to implement the RTL statements developed for Problem 3.



X LO CLR



# Show the hardware to implement the following RTL code.

- a)  $\alpha: X \leftarrow X + Y$
- b) β: X←X + Y' + 1
- c)  $\Gamma: X \leftarrow X \oplus Y$







6 Show the hardware to implement the following RTL code.

a) 
$$\alpha: X \leftarrow X + Y$$

b) 
$$\beta$$
:  $X \leftarrow X + Y' + 1$ 

Show the hardware to implement all three of the RTL statements of Problem 6 in one combined system. Control hardware ensures that no more than one of the control signals  $\alpha$ ,  $\beta$ , and  $\Gamma$  is active at any time.



Show the hardware to implement the following micro-operations. X consists of four D flip-flops. Each micro-operation occurs when  $\alpha = 1$ .

Show the hardware or makement she dill.

- a) shl(X)
- b) shr(X)

Geneticuses

- c) cil(X)
- d) cir(X)









d)

## **Assignment:**

1. Implement the given RTL codes into a single system using bus. . [PU 2017 Fall]

$$R1 \leftarrow R2, R3 \leftarrow R2$$
  
 $R2 \leftarrow R3$   
 $R3 \leftarrow R1, R2 \leftarrow R1$ 

- 2. Perform the circular left shift, circular right shift, linear left shift, arithmetic left shift and arithmetic right shift operations on a register holding the value 10100100. [PU 2017 Spring]
- 3. Define RTL. Perform eight different shift operations on X= 110001010001
- 4. List out the RTL code for arithmetic and logical operations. Also show the implantation of addition and subtraction using parallel adder. [PU 2018 Fall]
- 5. Define RTL. Write RTL codes for arithmetic operations with circuitry. [PU 2018 Spring]
- Design a system that could implement the given RTL codes sing direct connection: [PU 2019 Spring]

#### **VHDL**

- Very high speed integrated circuit (VHSIC) Hardware Description Language (VHDL)
- VHDL was developed to provide a standard for designing digital systems.
- VHDL specifies a formal syntax. The designer creates a design file using that syntax just as a programmer writes a C-program.
- The designer then synthesizes the design using only design package that can accept VHDL files. This is equivalent to the programmer compiling the C-program. It checks for errors in syntax and declaration, but not in logic.
- Finally, the designer debugs the design using simulation tools

## **Advantages of VHDL:**

- 1. PORTABILITY: Just as a valid C-program can be compiled by any compliant C compiler, a VHDL design can be synthesized by any design system that supports VHDL.
- 2. **DEVICE INDEPENDENT:** The VHDL file is device independent. The same file can be used to implement the design on a custom ICs, on ASICs or any PLD that is capable of containing the design.
- **3. SIMULATION:** VHDL designs can be simulated by the design system, allowing the designer to verify the design performance before committing it to hardware.
- **4. SYSTEM SPECIFICATION:** The designer can design the system using a high level of abstraction, such as a finite state machine, down to a low level digital logic implementation.

## **Advantages of VHDL:**

#### Summary:

- 1. VHDL is used to design ICs and application specific ICs (ASICs), PLD.
- 2. VHDL offers portability. VHDL can be synthesized by any design system supported by VHDL.
- 3. VHDL files are device independent.
- 4. VHDL designs can be simulated.
- 5. VHDL files provide good documentation of system design.

## **Disadvantages of VHDL:**

- VHDL source code often becomes long and difficult to follow, especially at a low level of abstraction.
- It is often less intuitive than a block diagram or RTL description of same system.
- Different design tools may produce different valid design for the same system, especially for high level of abstraction, providing no details about the implementation

## **Disadvantages of VHDL:**

#### Summary:

- 1. VHDL source code often are long and difficult to follow at low level of abstraction.
- 2. VHDL are difficult to understand.
- 3. VHDL does not provide detail about its design implementation.

## **VHDL** syntax:

- VHDL design code has 3 primary sections:
  - Library declarations
  - Entity section and
  - Architecture section



Structure of VHDL Code

## i) Library declaration:

- It consists of statements that specify libraries to be accessed and modules of these libraries to be used.(such as "include" in C)
- The most commonly used library is called IEEE.
- In this library, std\_logic\_1164 is used most often, which specifies i/p and o/p declarations for the designer to use (such as "stdio.h" in C).

```
General Syntax is:
```

```
library library_name>;  //Library IEEE will be used almost in every code
use library_name> . <package_name> . all; //This is format for importing package
```

#### Example:

```
Library IEEE;
use IEEE.std_logic_1164.all;
```

## ii) Entity section:

- In the entity section, the designer specifies the name of the design and its inputs and outputs.
- The designer does not specify the logic that uses and drives these signals here; that is done in the architecture section.

#### General format is:

**VHDL** Entity representing an "And gate" with two input ports **a** and **b** and output port **c**.

```
entity and2 is

port(

a : in std_logic;

b : in std_logic;

c : out std_logic);

end and2;

AND2
```

**VHDL Entity** representing a flip-flop type D with input port: **clock** and **reset** active low, data **D**, and output port **Q**.

```
entity flip_flop is
port(

clk : in std_logic;
rstb : in std_logic;
q : out std_logic;;
end flip_flop;

Flip_flop

Flip_flop

clk

clk

rstb
```

# **VHDL Entity** representing a multiplier with input operand **a** and **b** of 8 bit and output **m** of 16 bit.

```
entity mult is
port(
    a : in std_logic_vector(7 downto 0);
    b : in std_logic_vector(7 downto 0);
    m : out std_logic_vector(15 downto 0));
end mult;
```



## iii) Architecture Section:

- This is the final section.
- This section specifies the behavior and internal logic of system under design.
- The basic format is:

```
architecture <architecture_name> of <entity_name> is
begin

......
//statements
......
End <architecture_name>;
```

## iii) Architecture Section:

```
port (
                                                       std logic;
                                                       std logic;
                                                 : out sod logic);
                                   end and2;
                                                 and2 a of(
                                                            and2
                                   architecture
                                   begin
b
                                        c <= a and b;
                                   end and2 a;
       AND2
```

entity and2

#### Architecture name

### Different types of Modeling to describe architecture:

- i. Behavioral Modeling
- ii. Structural Modeling
- iii. Data flow Modeling
- iv. Mixed Modeling

## i) Behavioral Modeling

- In Behavioral modeling, we describe a system in terms of what it does or how it behaves rather than in terms of its component and interconnection between them.
- Such description specifies the relationship between input and output signal.

## a) OR gate:

```
    library ieee;

use ieee.std logic 1164.all;
3.
5.
6. entity OR ent is
7. port( x: in std logic;
y: in std logic;
9.
     F: out std logic
10. );
11. end OR ent;
12.
13.
```

```
14.
15.
         architecture OR arch of OR ent is
16.
         begin
17.
18.
            process(x, y)
19.
            begin
20.
                -- compare to truth table
21.
                 if ((x='0')) and (y='0')) then
22.
                    F <= '0';
23.
                else
                 F <= '1':
24.
25.
               end if;
26.
            end process;
27.
28.
         end OR arch;
29.
30.
31.
32.
         architecture OR beh of OR ent is
33.
         begin
34.
35.
             F \le x \text{ or } v;
36.
37.
         end OR beh;
```

## b) AND gate

```
19. process(x, y)
                                   20.
                                          begin
                                   21. -- compare to truth table
                                   22.
                                              if ((x='1') \text{ and } (y='1')) then
                                   23.
                                              F <= '1';

    library ieee;

                                   24.
                                           else
use ieee.std logic 1164.all;
                                   25.
                                            F <= '0';
3.
                                   26.
                                          end if;
                                   27.
                                           end process;
5.
                                   28.
                                   29. end behav1;
entity AND ent is
                                   30.
7. port
                                   31.
(x: in std logic;
                                   32.
y: in std logic;
                                   33. architecture behav2 of AND ent is
10. F: out std logic
                                   34. begin
11. );
                                   35.
12. end AND ent;
                                   36. F \leq x and y;
                                   37.
13.
                                   38. end behav2;
14.
15.
```

17. begin

18.

16. architecture behavl of AND ent is

## c) XOR gate

```
architecture behvl of XOR ent is
                                 17. begin
                                 18.
                                 19. process(x, y)
                                 20. begin
                                 21.
                                         -- compare to truth table
                                 22.
                                             if (x/=y) then
                                 23.
                                                F <= '1';
                                 24. else
                                 25.
                                             F <= '0';

    library ieee;

                                 26.
                                          end if;
use ieee.std logic 1164.all;
                                 27. end process;
3.
                                 28.
                                 29. end behv1;
5.
                                 30.
6. entity XOR ent is
7. port(
                                 32.
x: in std logic;
                                 33. architecture behv2 of XOR ent is
y: in std logic;
F: out std logic
                                 34. begin
                                 35.
11. );
12. end XOR ent;
                                 36. F \leq x \text{ xor } y;
13.
                                 37.
14. -----
                                 38. end behv2;
                              3. RT <sup>39</sup>.
```

15.

7/2/2022

## d) VHDL concurrency



```
1. library ieee;
2. use ieee.std logic 1164.all;
3. entity and or is
4. port(
           a : in std logic;
5.
           b : in std logic;
           d : in std logic;
           e : in std logic;
           g : out std logic);
10. end and or;
11.
12. architecture and or a of and or is
           signal c : std logic;
13.
           signal f : std logic;
14.
15.begin
```

## It is clear that the same result will be evaluated from this implementation

```
    architecture and or a of and or is
    signal c : std_logic;
    signal f : std_logic;
    begin
    g <= c or f; -- g assignment</li>
    f <= d and e; -- f assignment</li>
    c <= a and b; -- c assignment</li>
    end and or a;
```

#### e) VHDL Code for half-adder using dataflow via logic equation



```
library IEEE;
use IEEE.std logic 1164.all;
entity H adder is
port (
    a,b : IN std logic;
    sum, carry : OUT std logic);
end H adder;
architecture dataflow of H adder is
begin
    sum <= a xor b;
    carry <= a and b;
end dataflow;
```

## ii) Structural Modeling

- In structural modeling, different interconnection of different components are described.
- If you are designing a complex project, you should split in two or more simple design in order to easy handle the complexity.





```
architecture structure of ckt is component AND2 port (x, y: in std logic;
```

z: out std logic);

end component;

#### **begin** ckt u1: A

```
u1: AND2 portmap (x=>a, y=> b, z=> c);
u2: AND2 portmap (x=>d,y=>e, z=> f);
u3: OR2 portmap (p=>c, q=>f, z<= g);
end structure
```

```
component OR2
    port
     (p, q: in std_logic;
     r: out std_logic);
    )
end component;
```

signal c, f : std\_logic;

7/2/2022 3. RTL and VHDL 66



```
entity and or is
port(
   a : in std_logic;
  b : in std logic;
  d : in std_logic;
  e : in std_logic;
  g : out std_logic);
end and_or;
architecture and or a of and or is
    component and2 -- and2 component declaration
    port(
        a : in std_logic;
        b : in std_logic;
        c : out std_logic);
    end component;
```

```
component or2 -- or2 component declaration
     port(
         a : in std logic;
         b : in std_logic;
         c : out std_logic);
     end component;
     signal c : std_logic; -- wire used to connect
     signal f : std_logic; -- the component
begin
     -- and2 component instance
     u1: and2
     port map(
         a \Rightarrow a
         b \Rightarrow b
         c \Rightarrow c;
     -- and2 component instance
     u2: and2
     port map(
         a \Rightarrow d
         b \Rightarrow e
         c \Rightarrow f;
     -- or2 component instance
     u3: or2
     port map(
         a \Rightarrow c
         b \Rightarrow f
```

 $c \Rightarrow g);$ 

end and or a;



## VHDL design with high level of abstraction

- A high level of abstraction is a finite state machine description of a system (using MUX, decoder, ROM)
- A low level of abstraction is a digital logical implementation (using gates)
- The design of modulo 6 counter as a finite state machine is high level of abstraction.

## VHDL design with high level of abstraction

For Modulo 6 counter

#### $(S_0+S_1+S_2+S_3+S_4)U: V \leftarrow V+1, C \leftarrow 0$ $S_5U+S_6+S_7: V \leftarrow 0, C \leftarrow 1$







| Present State |                  |     | U  | Next State                       | $V_2V_1V_0$ | c |
|---------------|------------------|-----|----|----------------------------------|-------------|---|
|               | 50 (             | 000 | 0. | 50                               | 000         | 1 |
|               | $S_0$ (          | 000 | 1  | S,                               | 001         | 0 |
|               |                  | 001 | 0  | 5,                               | 001         | 0 |
|               | 5, (             | 100 | 1  | S',                              | 010         | 0 |
|               | 5, (             | 010 | 0  | 5,                               | 010         | 0 |
|               | S <sub>2</sub> ( | 010 | 1  | Si                               | 011         | 0 |
|               |                  | 110 | 0  | 5,                               | 011         | 0 |
|               | 5, (             | 110 | 1  | 5 <sub>3</sub>                   | 100         | 0 |
|               | 5, 1             | 00  | 0  | S                                | 100         | 0 |
|               | 5. 1             | 00  | 1  | S <sub>s</sub>                   | 101         | 0 |
|               |                  | 01  | 0  | 5,                               | 101         | 0 |
|               |                  | 01  | 1  | So                               | 000         | 1 |
| 1             | 56               |     | X  |                                  | 000         | 1 |
|               | 5,               |     | X  | S <sub>o</sub><br>S <sub>o</sub> | 000         | 1 |

7/2/2022

3. RTL an

# VHDL file to implement Modulo 6 counter using a high level of abstraction

 $(S_0+S_1+S_2+S_3+S_4)U: V \leftarrow V+1, C \leftarrow 0$  $S_5U+S_6+S_7: V \leftarrow 0, C \leftarrow 1$ 

```
library IEEE;
use IEEE.std logic_1164.all;
                                                             3-bit
entity mod6 is
                                                            Counter
                                                                                              when S3 => V<="011": C<='0':
      port(
            U,clk: in std logic;
                                                                                                     if (U='1') then next state <= S4;
                C: out std logic;
                                                                                                            else next state <= S3:
                V: out std logic_vector(2 downto 0)
                                                                                                     end if;
      );
                                                                                              when S4 => V<="100"; C<='0'; sanked projet
                                                                                      C = 0
                                                           C = 0
                                                                                     V = 010
                                                                            V = 001
                                                                   V = 000
end mod6;
                                                          V = 111
                                                                                                     if (U='1') then next state <= S5;</pre>
                                                           (111)
                                                                                                           else next state <= 54;
architecture amodé of modé is
                                                                                                     end if;
      type states is (SO, S1, S2, S3, S4, S5, S6, S7);
                                                                                      (011)
                                                           (110)
                                                                                              when S5 => V<="101"; C<='0';
      signal present state, next state: states;
                                                                                     C = 0
                                                                            C = 0
                                                                   C = 0
                                                                                                     if (U='1') then next state <= S0;
                                                           C = 0
begin
                                                                   V = 101
                                                                            V = 100
                                                          V=110
      state mod6: process(present_state,u)
                                                                                                           else next state <= S5;
            begin
                                                                                                    end if:
                  case present state is
                                                                                              when S6 => V<="110"; C<='0';
                         when SO => V<="000": C<='1':
                                                                                                    next state <= SO;
                               if (U='1') then next state <= S1;
                                                                                              when S7 => V<="111"; C<='0';
                                     else next state <= S0;
                                                                                                    next state <= S0;
                               end if:
                                                                                       end case;
                        when S1 => V<="001": C<='0':
                                                                                 end process state mod6;
                               if (U='1') then next state <= S2;
                                                                          state transition: process(clk)
                                     else next state <= S1;
                                                                                 begin
                               end if:
                                                                                   if rising_edge(clk) then present_state <= next_state
                        when S2 => V<="010": C<='0':
                                                                                   end if:
                               if (U='1') then next state <= S3;
                                                                               end process state transition;
                                     else next state <= S2;
                                                                    end amod6;
                               end if:
                                                    3. RTL and VHDL
```

## **Explanation:**

- To declare the VHDL design for this counter, we begin with the library declarations and entity section.
- In the library declarations, we will only need the standard IEEE library and its *std\_logic 1164* module.
- In the entity section, we declare the system's inputs and outputs.
- The modulo 6 counter has two inputs. U and the system clock which we label clk.
- It has 1-bit output C and 3-bit output V.
- We define V as a 3-bit vector with indices 2, 1 and 0.
- The library declarations and entity section of this design are:

73

- Now we must develop the architecture section of the modulo 6 counter.
- But before specifying the system's behavior, the architecture declares a new enumerated type, states.
- This type has eight possible values, S<sub>0</sub> to S<sub>7</sub>, which correspond to the six valid and two invalid sates of the counter.
- It declares two signals:
   present\_state and next\_state, to
   be of this type.

architecture amod6 of mod6 is
 type states is (S0, S1, S2, S3, S4, S5, S6, S7);
 signal present\_state, next\_state: states;

- Beyond these declarations, we partition this design into two processes.
- The first looks at the present state of the counter and its input values, and generates the desired outputs and next state value.
- The second process makes the actual transition from the present state to the next state.
- The first procedure is names state\_mod6. it uses a case statement.

```
state_mod6: process(present_state,u)
           begin
                  case present state is
                        when S0 => V<="000"; C<='1';
                              if (U='l') then next state <= S1;
                                    else next state <= S0;
                              end if:
                        when S1 => V<="001"; C<='0';
                              if (U='1') then next_state <= S2;</pre>
                                    else next state <= S1;
                              end if:
                        when S2 => V<="010"; C<='0';
                              if (U='1') then next state <= S3;</pre>
                                    else next state <= S2;
                        when S3 => V<="011"; C<='0':
                              if (U='1') then next state <= $4;
                                    else next_state <= S3;
                              end if;
                       when S4 => V<="100"; C<='0'; canked after
                              if (U='1') then next_state <= S5;</pre>
                                    else next state <= 54;
                              end if:
                       when S5 => V<="101"; C<='0';
                              if (U='1') then next_state <= S0:</pre>
                                    else next state <= S5;
                              end if;
                  when S6 => V<="110,"; C<='0';
                              next_state <= SO;
                        when S7 => V<="111"; C<='0';
                              next state <= S0:
                  end case:
           end process state mod6; .-
     state transition: process(clk)
              if rising edge(clk) then present state <= next_state;
          end process state transition;
end amod6:
```

- The second process is state\_transition.
- On the rising edge of the clock it copies the next\_state value generated bus process state\_mod6 to present\_state.
- Although state\_mod6 generates the next state value, the transition to this state occurs in process state\_transition.
- Once the new value of present\_state is set, it is used by state\_mod6 to select the next value for the case statement.
- The code for this module is:

```
state_transition: process(clk)
    begin
        if rising_edge(clk) then present_state <= next_state;
        end if;
        end process state_transition;</pre>
```

# VHDL code for Full adder (Low level abstraction)



```
Library IEEE;
           use IEEE. std-logic-1164.011.
                   fulladd
            port
                  cin, ky : in std-logic:
                             : out sta-logics
                end fulade:
              architecture afulads of fullads is
                 begin
                      SZ= X XOR Y XOR Cin;
                      cont <= (x AND y) or (un AND x)
      COM CE (K MUDY
                            OR ( (in ANDY);
                    END a full odd;
3. RTL ar
```

#### **Assignment:**

- Write a VHDL code for generating the combinational circuit with three inputs A, B and C and output F=(A^B) v A' v (A' ^B'). [PU 2017 Fall]
- 2. Write a VHD code to generate a function F= ABC + A'B'C'. [PU 2018 Spring]
- 3. Write a VHDL code for generating the combinational circuit for a function  $F(x, y, z) = \sum (1,3,4,6)$ . [PU 2017 Spring]
- 4. Write a VHDL code for generating the combinational circuit with three inputs A, B, C and an output F, where F(A, B, C) =  $\sum (1,3,4,6)$ . [PU 2018 Fall]
- Write VHDL code for designing a full adder using half adder in structural model. [PU 2020 Spring]

#### **Assignment:**

- 1. Write a VHDL code for generating the combinational circuit with three inputs A, B and C and output F=(A^B) v A' v (A' ^B'). [PU 2017 Fall]
- 2. Write a VHDL code for generating the combinational circuit for a function  $F(x, y, z) = \sum (1,3,4,6)$ . [PU 2017 Spring]
- 3. Write a VHDL code for generating the combinational circuit with three inputs A, B, C and an output F, where F(A, B, C) =  $\sum (1,3,4,6)$ . [PU 2018 Fall]
- 4. Write a VHD code to generate a function F= ABC + A'B'C'. [PU 2018 Spring]
- Write VHDL code for designing a full adder using half adder in structural model. [PU 2020 Spring]

### Partial End of chapter 3

#### Some References for VHDL code

## Some more about VHDL

**Assistant Professor** 

Er. Shiva Ram Dam

#### **Contents:**

- 1. Background and basic concepts
- Structural specification of hardware and design organization
- 3. VHDL realization of basic digital circuits
  - Binary adder
  - Multiplier
  - Decoder
  - Multiplexer
  - Counters
  - Shift Registers
  - Sequence Detectors

#### **8.1 VHDL**

- Very high speed integrated circuit (VHSIC) Hardware Description Language (VHDL)
- VHDL was developed to provide a standard for designing digital systems.
- VHDL specifies a formal syntax. The designer creates a design file using that syntax just as a programmer writes a C-program.
- The designer then synthesizes the design using only design package that can accept VHDL files. This is equivalent to the programmer compiling the C-program. It checks for errors in syntax and declaration, but not in logic.
- Finally, the designer debugs the design using simulation tools

#### **Advantages of VHDL:**

- 1. **PORTABILITY:** Just as a valid C-program can be compiled by any compliant C compiler, a VHDL design can be synthesized by any design system that supports VHDL.
- 2. **DEVICE INDEPENDENT:** The VHDL file is device independent. The same file can be used to implement the design on a custom ICs, on ASICs or any PLD that is capable of containing the design.
- **3. SIMULATION:** VHDL designs can be simulated by the design system, allowing the designer to verify the design performance before committing it to hardware.
- **4. SYSTEM SPECIFICATION:** The designer can design the system using a high level of abstraction, such as a finite state machine, down to a low level digital logic implementation.

#### **Advantages of VHDL:**

#### Summary:

- 1. VHDL is used to design ICs and application specific ICs (ASICs), PLD.
- 2. VHDL offers portability. VHDL can be synthesized by any design system supported by VHDL.
- 3. VHDL files are device independent.
- 4. VHDL designs can be simulated.
- 5. VHDL files provide good documentation of system design.

#### **Disadvantages of VHDL:**

- VHDL source code often becomes long and difficult to follow, especially at a low level of abstraction.
- It is often less intuitive than a block diagram or RTL description of same system.
- Different design tools may produce different valid design for the same system, especially for high level of abstraction, providing no details about the implementation

#### **Disadvantages of VHDL:**

#### Summary:

- 1. VHDL source code often are long and difficult to follow at low level of abstraction.
- 2. VHDL are difficult to understand.
- 3. VHDL does not provide detail about its design implementation.

#### 8.2 VHDL Structure:

- VHDL design code has 3 primary sections:
  - Library declarations
  - Entity section and
  - Architecture section



#### i) Library declaration:

- It consists of statements that specify libraries to be accessed and modules of these libraries to be used.(such as "include" in C)
- The most commonly used library is called IEEE.
- In this library, std\_logic\_1164 is used most often, which specifies i/p and o/p declarations for the designer to use (such as "stdio.h" in C).

#### ii) Entity section:

- In the entity section, the designer specifies the name of the design and its inputs and outputs.
- The designer does not specify the logic that uses and drives these signals here; that is done in the architecture section.

```
General format is:
entity <entity_name> is
port
   <signal_name> : mode <type>;
   <signal_name> : mode <type> : = default_value;
   <signal-name> : inout <type>;
   <signal-name> : out <type>: = default_value;
End <entity_name>;
```

**VHDL** Entity representing an "And gate" with two input ports **a** and **b** and output port **c**.

```
entity and2 is
port
            : in std logic;
            : in std logic;
            : out std logic);
end and2;
                                                              AND2
```

**VHDL Entity** representing a flip-flop type D with input port: **clock** and **reset** active low, data **D**, and output port **Q**.

```
Flip flop
entity flip flop is
port (
   clk : in std logic;
   rstb : in std logic;
   d : in std logic;
   q : out std logic);
end flip flop;
                                            rstb
```

## **VHDL Entity** representing a multiplier with input operand **a** and **b** of 8 bit and output **m** of 16 bit.

```
entity mult is
port(
    a : in std_logic_vector(7 downto 0);
    b : in std_logic_vector(7 downto 0);
    m : out std_logic_vector(15 downto 0));
end mult;
```



#### iii) Architecture Section:

- This is the final section.
- This section specifies the behavior and internal logic of system under design.
- The basic format is:

```
architecture <architecture_name> of <entity_name> is
begin

......
//statements
......
End <architecture_name>;
```

#### iii) Architecture Section:



```
entity(and2)is
port (
                   std logic;
                  std logic;
             : out sud logic);
end and2:
             and2 a of and2 is
architecture
begin
    c <= a and b;
end and2 a;
```

Architecture name

7/2/2022

ES, VHI

#### Different types of Modeling to describe architecture:

#### i. Data flow Modeling

Dataflow describes how the circuit signals flow from the inputs to the outputs.

#### ii. Behavioral Modeling

This model describes a system in terms of what it does or how it behaves rather than in terms of its component and interconnection between them.

#### iii. Structural Modeling

In structural modeling, different interconnection of different components are described.

#### i) Dataflow Modeling

- Dataflow describes how the circuit signals flow from the inputs to the outputs.
- A dataflow model specifies the functionality of the entity without explicitly specifying its structure.
- The functionality shows the flow of information through the entity, which is expressed primarily using concurrent signal assignment statements and block statements.

#### 1. Write VHDL code for AND gate (using dataflow model)



| x | Y | Z |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |



#### 2. Write VHDL code for Half Adder (using Dataflow model)



#### 3. Write VHDL concurrency coding for below circuit (using dataflow model)



```
1. library ieee;
2. use ieee.std_logic_1164.all;
3. entity and or is
4. port(
      a : in std logic;
5.
      b : in std logic;
           d : in std logic;
           e : in std logic;
           g : out std logic);
10. end and or;
11.
12. architecture and or a of and or is
           signal c : std logic;
13.
           signal f : std logic;
14.
15.begin
```

### It is clear that the same result will be evaluated from this implementation

```
    architecture and or a of and or is
    signal c : std_logic;
    signal f : std_logic;
    begin
    g <= c or f; -- g assignment</li>
    f <= d and e; -- f assignment</li>
    c <= a and b; -- c assignment</li>
    end and or a;
```

#### 4. Write VHDL code for Full adder (using dataflow model)



# Write the VHDL code for full adder circuit. CARRY CARRY CARRY CARRY SUM A B OUT 0 0 0 0 0 0 0 0

#### ii) Behavioral Modeling

- In Behavioral modeling, we describe a system in terms of what it does or how it behaves rather than in terms of its component and interconnection between them.
- Such description specifies the relationship between input and output signal.
- This style specifies the behavior of an entity as a set of statements that are executed sequentially in the specified order.

#### 5. Write VHDL for OR gate (using behavioral model)

```
    library ieee;

use ieee.std logic 1164.all;
3.
5.
6. entity OR ent is
7. port( x: in std logic;
y: in std logic;
     F: out std logic
10.
    );
11.
   end OR ent;
12.
13.
```

```
14.
15.
         architecture OR arch of OR ent is
16.
         begin
17.
18.
             process(x, y)
19.
             begin
20.
                 -- compare to truth table
21.
                  if ((x='0')) and (y='0')) then
22.
                      F <= '0';
23.
                 else
                      F <= '1':
24.
25.
                 end if;
26.
              end process;
27.
28.
         end OR arch;
20
```

#### 6. Write VHDL for AND gate (using behavioral model)

```
1. library ieee;
use ieee.std logic 1164.all;
3.
5.
6. entity AND ent is
7. port
(x: in std logic;
y: in std logic;
10. F: out std logic
11. );
12. end AND ent;
13.
14.
15.
```

```
16. architecture behavl of AND ent is
17. begin
18.
19. process(x, y)
20. begin
21. -- compare to truth table
22.
         if ((x='1')) and (y='1')) then
23.
          F <= '1';
24. else
25.
         F <= '0';
26.
         end if;
27. end process;
28.
29. end behav1;
30.
```

#### 7. Write VHDL for OR gate (using behavioral model)

```
    library ieee;

2. use ieee.std logic 1164.all;
3.
5.
6. entity XOR ent is
7. port(
x: in std logic;
y: in std logic;
F: out std logic
11. );
12. end XOR ent;
13.
14. -----
```

```
15.
16. architecture behvl of XOR ent is
17. begin
18.
19. process(x, y)
20. begin
21.
      -- compare to truth table
22. if (x/=y) then
23.
         F <= '1';
24. else
25.
          F <= '0';
26. end if;
27. end process;
28.
29. end behv1;
```

#### ii) Structural Modeling

- In structural modeling, different interconnection of different components are described.
- If you are designing a complex project, you should split in two or more simple design in order to easy handle the complexity.



# 8. Write VHDL for below combinational circuit (using structural model but no behavioral/dataflow specified)



```
architecture structure of ckt is
component AND2
port
(x, y: in std_logic;
z: out std_logic);
end component;
```

```
component OR2
    port
        (p, q: in std_logic;
        r: out std_logic);
end component;
```

```
begin

u1: AND2 port map (a, b, c);
u2: AND2 port map (d,e,f);
u3: OR2 port map (c, f, g);
end structure
```

#### **Assignment:**

## 9. Write VHDL code for below circuit using structural modeling.



113

## 10. Write VHDL code for below (using just structural model)



```
Library icee;
use ieee.std_logic_1164.all;
entity and3gate is
port
       o : out std_logic;
        i1 : in std_logic;
       i2 : in std_logic;
        i3: in std_logic
end and3gate;
```

```
architecture arc_and3gate of and3gate is
component andgate is
port
       c : out std_logic;
       a: in std_logic;
       b : in std_logic
);
end component;
signal temp1 : std_logic;
begin
              u1:
                    andgate
                     port map(temp1, i1, i2);
              u2:
                    andgate
                    port map(o, temp1, i3);
end arc_and3gate;
```

7/2/2022 ES, VHDL

### 8.3 VHDL realization of basic digital circuits

- A. Binary adder
- B. Multiplier
- C. Decoder
- D. Multiplexer
- E. Counters
- F. Shift Registers
- G. Sequence Detectors

## 8.3.1 Binary adders

# 11. Write a VHDL code to implement the half adder using structural modeling or component.



#### **Solution:**

```
Library ieee;
use ieee.std_logic_1164.all;
entity andgate is
port
       c : out std_logic;
        a: in std logic;
       b: in std_logic;
 );
end andgate;
```



```
Begin

U0: andgate portmap(carry, a, b);

U1: xorgate portmap (sum, a, b);

End arch_halfadder;
```

## 12. Write a VHDL code to implement the full-adder using two half adders.



### 13. Write VHDL code for 4-bit binary parallel adder.





```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
--VHDL code for Full Adder
entity FA is
  port ( a : in STD_LOGIC;
        b: in STD LOGIC;
        c: in STD LOGIC;
        sum : out STD_LOGIC;
        carry: out STD LOGIC
end FA;
architecture FA arc of FA is
begin
  sum <= a xor b xor c;
  carry <= (a and b) or (b and c) or (c and a);
end FA_arc;
                     ES, VHDL
```

```
-- VHDL code for Parallel Adder
entity PA is
  port(
        a: in STD_LOGIC_VECTOR(3 downto 0);
        b: in STD_LOGIC_VECTOR(3 downto 0);
        carry: out STD LOGIC;
        sum : out STD_LOGIC_VECTOR(3 downto 0)
end PA;
architecture PA arch of PA is
Component FA is
  port (a, b, c: in STD LOGIC;
        sum, carry: out STD_LOGIC
end component;
signal c: std logic vector (3 downto 1);
begin
  u0 : FA port map (a(0), b(0), '0', sum(0), c1));
  u1: FA port map (a(1), b(1), s(0), sum(1), c2);
 u2 : FA port map (a(2), b(2), s(1), sum(2), c3);
  u3: FA port map (a(3), b(3), s(2), sum(3), carry);
end PA arch;
```

7/2/2022

## 8.3.2 Multiplier

### 14. VHDL for 2 bit binary multiplier using dataflow modeling

```
library ieee;
use ieee.std_logic_1164.all;
entity multiply is
    port (A, B : in bit vector(1 downto 0);
    P: out bit vector(3 downto 0)
end multiply;
architecture dataflow of multiply is
    begin
       P(0) \le A(0) \text{ AND } B(0);
       P(1) \le (A(1) \text{ AND } B(0)) \text{ XOR } (A(0) \text{ AND } B(1));
       P(2) \le ((A(1) AND B(0)) AND (A(0) AND B(1))) XOR (A(1) AND B(1));
       P(3) \le ((A(1) AND B(0)) AND (A(0) AND B(1))) AND (A(1) AND B(1));
end architecture;
```



Fig: The logic circuit of a 2-bit binary multiplier



#### 15. VHDL for 2 bit binary multiplier using behavioral modeling

```
library ieee;
use ieee.std logic 1164.all;
entity multiply_behav is
 port (A, B: in bit vector(1 downto 0);
    P: out bit_vector(3 downto 0)
end multiply_behav;
architecture behavioral of multiply behav
is
begin
  process(A,B) is
  begin
    case A is
      when "00" =>
        if B="00" then P<="0000";
        elsif B="01" then P<="0000";
        elsif B="10" then P<="0000";
        else P<="0000":
        end if;
```

```
when "01" =>
        if B="00" then P<="0000";
        elsif B="01" then P<="0001";
        elsif B="10" then P<="0010";
        else P<="0011":
        end if;
      when "10" =>
        if B="00" then P<="0000";
        elsif B="01" then P<="0010";
        elsif B="10" then P<="0100":
        else P<="0110":
        end if;
      when "11" =>
        if B="00" then P<="0000";
        elsif B="01" then P<="0011";
        elsif B="10" then P<="0110";
        else P<="1001";
        end if:
   end case;
end process;
end architecture:
```

### 16. VHDL for 2 bit binary multiplier using structural modeling

```
library ieee;
use ieee.std_logic_1164.all;

entity AND2 is
port(
    A,B: in BIT;
    x: out BIT);
end AND2;

architecture behavioral of AND2 is
begin
    x <= A and B;
end behavioral;
```

```
entity half_adder is
port (
    a, b : in BIT;
    sum, carry : out BIT
);
end half_adder;

architecture arch of half_adder is
begin
    sum <= a xor b;
    carry <= a and b;
end arch;</pre>
```

```
entity multiply struct is
port (
  A, B: in bit vector(1 downto 0);
  P: buffer bit vector(3 downto 0)
end multiply struct;
architecture structural of multiply struct is
  component AND2
  port(
     A,B: in BIT;
     X : out BIT);
  end component;
  component half adder
  port (
     A, B: in BIT;
     sum, carry: out BIT);
  end component;
signal S1,S2,S3,S4:BIT;
begin
  A1: AND2 port map(A(0),B(0),P(0));
  A2: AND2 port map(A(1),B(0),S1);
  A3: AND2 port map(A(0),B(1),S2);
  A4: AND2 port map(A(1),B(1),S3);
  H1: half adder port map(S1,S2,P(1),S4);
  H2: half adder port map($4,$3,P(2),P(3));
end architecture:
```



## 8.3.3 Decoders

### 17. Write the VHDL code to implement 2:4 decoder

```
Library ieee;
use ieee.std logic 1164.all;
entity Decoder is
port
  ( SW: in std_logic_vector (1 down to 0);
    Q: out std_logic_vector(3 down to 0);
);
end decoder;
architecture Dec Arch of Decoder is
begin
       if (SW = "00") then
        Q<= "0001";
       elseif (SW = "01") then
        Q<= "0010";
       elseif (SW = "10") then
        Q<= "0100";
       else
        Q<= "1000";
       Endif;
end Dec_Arch;
```





#### 18. Write VHDL for 4:2 Encoder

```
Library ieee;
use ieee.std_logic_1164.all;
entity Encoder is
port
    ( Q: out std_logic_vector (1 down to 0);
      D: in std_logic_vector(3 down to 0);
end Encoder;
architecture arc_encoder of Encoder is
 begin
    if (D = "0001") then
        Q<= "00";
    elseif (Q = "0001") then
        Q<= "01";
    elseif (D= "10") then
        Q<= "10";
    else
        Q<= "11";
    Endif:
end arc_encoder;
```



|                | Inp   | Outputs |                |                |                |
|----------------|-------|---------|----------------|----------------|----------------|
| D <sub>3</sub> | $D_2$ | $D_1$   | D <sub>0</sub> | Q <sub>1</sub> | Q <sub>0</sub> |
| 0              | 0     | 0       | 1              | 0              | 0              |
| 0              | 0     | 1       | 0              | 0              | 1              |
| 0              | 1     | 0       | 0              | 1              | 0              |
| 1              | 0     | 0       | 0              | 1              | 1              |
| 0              | 0     | 0       | 0              | Х              | Х              |
|                |       |         |                |                |                |

### **Assignment:**

19. Write the VHDL code to implement 3 to 8 decoder using two 2 to 4 decoder.



20. Write VHDL code to simulate Octal to Binary Encoder.



# 8.3.4 Multiplexers

### 21. Write VHDL code to simulate 4:1 MUX.

```
Library ieee;
use ieee.std_logic_1164.all;
entity MUX is
port
    ( Q : out std_logic;
      I0,I1,I2,I3 : in std_logic;
      SL: in std_logic_vector (1 down to 0);
    );
end MUX;
architecture arc_MUX of MUX is
    begin
      if (SL= "00") then
           Q<= 10;
      elseif (SL= "01") then
          Q<= |1;
      elseif (SL= "10") then
           Q<= 12;
      else
          Q<= 14;
      Endif;
end arc_MUX;
```

#### Truth table for a 4-to-1 multiplexer:

| Io    | I     | I <sub>2</sub> | $I_3$ | $S_1$ | $S_0$ | Y     |
|-------|-------|----------------|-------|-------|-------|-------|
| $d_0$ | $d_1$ | $d_2$          | $d_3$ | 0     | 0     | $d_0$ |
| $d_0$ | $d_1$ | $d_2$          | $d_3$ | 0     | 1     | $d_1$ |
| $d_0$ | $d_1$ | $d_2$          | $d_3$ | 1     | 0     | $d_2$ |
| $d_0$ | $d_1$ | $d_2$          | $d_3$ | 1     | 1     | $d_3$ |

| $S_1$ | $S_0$ | Y     |
|-------|-------|-------|
| 0     | 0     | $I_0$ |
| 0     | 1     | $I_1$ |
| 1     | 0     | $I_2$ |
| 1     | 1     | $I_3$ |
|       |       |       |





### 22. Write VHDL code to simulate 8:1 MUX.

D3

D4

D5

D6

1

1



```
use ieee.std logic 1164.all;
entity mux 8x1 is
port (d : in std logic vector (0 to 7);
      s : in std logic vector (0 to 2);
      o : out std logic);
end mux 8x1;
architecture mux arch of mux_8x1 is
  begin
   process (d,s)
    begin
      case s is
            when "000" \Rightarrow o<= d(0);
            when "001" => 0 <= d(1);
            when "010" => o <= d(2);
            when "011" => 0 <= d(3);
            when "100" => o <= d(4);
            when "101" => o <= d(5);
            when "110" => o <= d(6);
            when "111" \Rightarrow o<= d(7);
            when others => o<= '0';
       end case;
    end process;
end mux arch;
```

library ieee;

### 23. Write VHDL code to simulate 1:4 DEMUX.

```
Library ieee;
use ieee.std_logic_1164.all;
entity DMUX is
port
    ( Din: in std_logic;
      Y0,Y1,Y2,Y3 : out std_logic;
      SL: in std_logic_vector (1 down to 0);
    );
end DMUX;
architecture arc DMUX of DMUX is
 begin
      if (SL= "00") then
        Q0<= Din;
      elseif (SL= "01") then
        Q1<= Din ;
      elseif (SL= "10") then
        Q2<= Din;
      else
        Q3<= Din;
      Endif;
end arc_MUX;
```



## 24. Write VHDL code to simulate 1:8 DEMUX.



| <b>S2</b> | S1 | S0 | 00 | 01 | 02 | О3 | 04 | <b>O5</b> | 06 | 07 |
|-----------|----|----|----|----|----|----|----|-----------|----|----|
| 0         | 0  | 0  | I  | 0  | 0  | 0  | 0  | 0         | 0  | 0  |
| 0         | 0  | 1  | 0  | I  | 0  | 0  | 0  | 0         | 0  | 0  |
| 0         | 1  | 0  | 0  | 0  | I  | 0  | 0  | 0         | 0  | 0  |
| 0         | 1  | 1  | 0  | 0  | 0  | I  | 0  | 0         | 0  | 0  |
| 1         | 0  | 0  | 0  | 0  | 0  | 0  | I  | 0         | 0  | 0  |
| 1         | 0  | 1  | 0  | 0  | 0  | 0  | 0  | I         | 0  | 0  |
| 1         | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | I  | 0  |
| 1         | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0         | 0  | I  |

#### Truth Table

```
library ieee;
use ieee.std logic 1164.all;
entity demux 1x8 is
port (i : in std logic;
      s: in std logic vector (0 to 2);
      o : out std logic vector (0 to 7));
end demux 1x8;
architecture demux arch of demux_1x8 is
 begin
  process (i,s)
   begin
     o <= "00000000";
      case s is
             when "000" \Rightarrow o(0) <= i;
             when "001" \Rightarrow o(1) <= i;
             when "010" => o(2) \le i;
             when "011" => o(3) \le i;
             when "100" => o(4) <= i;
             when "101" \Rightarrow o(5) <= i;
             when "110" => o(6) <= i;
             when "111" => o(7) \le i;
             when others => o<= "00000000";
      end case;
  end process;
end demux arch;
```

# 8.3.5 Flipflops

### 25. VHDL for simple D latch

```
-- Latch is simply controlled by enable bit
-- But has nothing to do with clock signal
-- Notice this difference from flip-flops
library ieee ;.
use ieee.std_logic_1164.all;
Entity D_latch is
port(data_in, enable: in std_logic;
data_out: out std_logic);
end D_latch;
```

```
Architecture behv of D_latch is
begin
  -- compare this to D flip flop
process(data_in, enable)
begin
if (enable = '1') then
  -- no clock signal here
data_out <= data_in;
end if;
end process;
end behv;
```

### 26. VHDL for D flipflop

```
-- Flip-flop is the basic component in sequential logic design
-- we assign input signal to the output at the clock rising edge

library ieee;
use ieee.std_logic_1164.all;
use work.all;

entity dff is
port(data_in, clock: in std_logic;
data_out: out std_logic);
enddff;
```

```
architecture behv of dff is
begin
process(data_in, clock)
begin

    – clock rising edge

if rising_edge(clock then
 data_out <= data_in;
end if;
 end process;
 end behv;
```

### 27. VHDL for JK Flipflop

```
-- JK Flip-Flop with reset -
-- The description of JK Flip-Flop is based on functional truth table
-- Concurrent statement and signal assignment are used in this example
library ieee;
use ieee.std_logic_1164.all;

entity JK_FF is
port (clock, J, K, reset: in std_logic;
Q, Qbar: out std_logic);
end JK_FF;
```

```
architecture behv of JK_FF is
  -- define the useful signals here
signal state: std_logic;
signal input: std_logic_vector(1 downto 0);
begin
  -- combine inputs into vector
input \leq I \& K:
p: process(clock, reset) is
begin
if (reset = '1') then
state <= '0':
elsif (rising_edge(clock)) then

    – compare to the truth table
```

```
case (input) is
when "11" =>
state <= not state;
when "10" =>
state <= '1':
when "01" =>
state <= '0';
when others =>
null;
end case;
end if;
end process;

    – concurrent statements

 0 <= state;</p>
Obar <= not state;
end behv:
```

## 8.3.6 Counters

### 28. VHDL for n-bit counter

```
-- Behavioral description of n-bit counter
-- Another way can be used is FSM model.
Library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
entity counter is
generic (n: natural := 2);
port(clock, clear, count: in std_logic;
Q: out std_logic_vector(n-1 downto 0)):
end counter;
architecture behv of counter is
signal Pre_Q: std_logic_vector(n-1 downto 0):
begin
  -- behavior describe the counter
process(clock, count, clear)
begin
```

```
if clear = '1' then
Pre_Q <= Pre_Q - Pre_Q;
elsif (clock = '1' and clock'event) then
if count = '1' then
Pre_Q \le Pre_Q + 1;
end if;
end if;
end process;
  -- concurrent assignment statement
  0 \le Pre_Q;
 end behv;
```

# 8.3.7 Shift Registers

### 29. VHDL for n-bit register

```
-- KEY WORD: concurrent, generic and range

Library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
```

```
entity reg is
generic(n: natural := 2);
port(I: in std_logic_vector(n - 1 downto 0);
clock, load, clear: in std_logic;
Q: out std_logic_vector(n - 1 downto 0));
end reg;
```

```
architecture behv of reg is
signal Q_tmp: std_logic_vector(n - 1 downto 0);
begin
process(I, clock, load, clear)
begin
if clear = '0' then
     -- use 'range in signal assigment
Q_{tmp} \leftarrow (Q_{tmp'range} = '0');
elsif (clock = '1' and clock'event) then
if load = '1' then
Q_{tmp} \le 1;
end if;
end if:
end process;
  -- concurrent statement
  Q \le Q_{tmp};
end behv;
```

### 30. VHDL for n-bit shift register

```
-- 3-bit Shift-Register/Shifter
-- reset is ignored

library ieee;
use ieee.std_logic_1164.all;

entity shift_reg is
port(I, clock, shift: in std_logic;
Q: out std_logic);
end shift_reg;
```

```
architecturebehv of shift_reg is

    initialize the declared signal

signal S: std_logic_vector(2 downto 0): = "111";
begin
process(I, clock, shift, S)
begin

    – everything happens upon the clock changing

If clock'event and clock = '1' then
if shift = '1' then
S \leq I \& S (2 downto 1);
end if;
end if;
end process;

    – concurrent assignment

  Q \leq S(0);
end behv;
```

144

### 8.3.8 Sequence Detectors

#### 31. VHDL program for **Modulo 6 Counter**

```
library IEEE;
use IEEE.std logic_1164.all;
                                                   C = 0
                                                   V=110
entity mod6 is
     port(
           U,clk: in std logic;
               C: out std logic;
               V: out std_logic_vector(2 downto 0)
      );
end mod6;
architecture amod6 of mod6 is
     type states is (S0, S1, S2, S3, S4, S5, S6, S7);
     signal present state, next state: states;
begin
     state mod6: process(present_state,u)
           begin
                 case present state is
                       when S0 => V<="000"; C<='1';
                              if (U='1') then next state <= S1;
                                   else next state <= S0;
                             end if:
                       when S1 => V<="001"; C<='0';
                             if (U='1') then next state <= S2;
                                   else next state <= S1;
                             end if:
                       when S2 => V<="010"; C<='0';
                             if (U='1') then next state <= S3;</pre>
                                   else next state <= S2;
                             end if:
                                                             ES, VIIVL
```

```
C = 0
                                                  C = 0
                 C=1
 C = 0
                                                 V = 010
                                 V = 001
                V = 000
V = 111
                                                   (010)
(111)
(110)
                                                  C = 0
                 C = 0
                                                 V = 011
                                V = 100
                V = 101
```

```
when S3 => V<="011"; C<='0';
      if (U='1') then next state <= $4;
            else next state <= S3;
      end if:
when S4 => V<="100"; C<='0'; canaad plate
      if (U='1') then next state <= S5;
           else next state <= 54;
      end if:
when S5 => V<="101"; C<='0';
      if (U='1') then next state <= S0;
            else next state <= S5;
```

```
end if:
                     when S6 => V<="110"; C<='0';
                     next state <= SO;
                      when S7 => V<="111"; C<='0';
                           next state <= S0;
                end case;
end process state mod6;
     state transition: process(clk)
          begin
             if rising_edge(clk) then present_state <= next_state;
            end if:
         end process state transition;
end amod6;
```

### 32. VHDL program for which output will be 1 when the sequence 1101 is detected considering overlapping condition.



```
library IEEE;
                                                                 1/1
use IEEE.STD_LOGIC_1164.ALL;
-- Sequence detector for detecting the sequence "1011".
-- Non overlapping type.
entity seq det is
port( clk: in std logic;
                                       --clock signal
        reset: in std logic;
                                       --reset signal
        seq: in std logic;
                                       --serial bit sequence
                                       --A '1' indicates the pattern "1011" is detected in the sequence.
        det vld: out std logic
end seq_det;
architecture Behavioral of seq det is
   type state dec is (A,B,C,D);
                                       -- Defines the type for states in the state machine
   signal state : state dec;
                                       -- Declare the signal with the corresponding state.
   begin
     process(clk)
      begin
        if( reset = '1' ) then
                                       --resets state and output signal when reset is asserted.
           det vld <= '0';
```

```
elsif (rising edge(clk)) then
                                  --calculates the next state based on current state and input bit.
   case state is
     when A => det vld <= '0';
           if ( seq = '0' ) then
              state <= A:
           else
              state <= B;
           end if;
                               --when the current state is B.
     when B =>
           if ( seq = '0' ) then
              state <= C;
           else
             state <= B:
           end if;
     when C =>
                               --when the current state is C.
           if (seq = '0') then
              state <= A:
           else
              state <= D;
           end if;
                               --when the current state is D.
     when D =>
           if ( seq = '0' ) then
              state <= C:
           else
              state <= A;
             det vld <= '1';
                                  --Output is asserted when the pattern "1011" is found in the sequence.
           end if;
     when others =>
           NULL:
  end case;
end if;
end process;
end Behavioral:
```

ES, VHDL 147

### 33. VHDL for 101 Sequence deter

```
library IEEE;
use IEEE. STD_LOGIC_1164. ALL;
entity mealy is
Port (clk, din, rst: in STD_LOGIC;
dout : out STD_LOGIC);
end mealy;
architecture Behavioral of mealy is
type state is (st0, st1, st2, st3);
signal present_state, next_state : state;
begin
syncronous_process: process (clk)
begin
               if (rst = '1') then
                       present_state <= st0;
                elsif rising_edge(clk) then
                        present_state <= next_state;
                end if:
end process;
next_state_and_output_decoder: process(present_state,din)
begin
.case (present_state) is
```

```
when st0 =>
       if (din = '1') then
              next_state <= st1;
               dout <= '0';
       else
              next_state <= st0;
               dout <= '0';
       end if:
when St1 =>
        if (din = '1') then
               next_state <= st1;
               dout <= '0';
        else
               next state <= st2;
               dout <= '0';
               end if;
```



```
when St2 =>
    if (din = '1') then
        next_state <= st1;
        dout <= '1';
    else
        next_state <= st0;
        dout <= '0';
    end if;
when others =>
    next_state <= st0;
    dout <= '0';
end case;
end process;
end Behavioral;</pre>
```

### Some More Useful Links for VHDL coding:

- https://www.engineersgarage.com/vhdl-tutorial-1-introduction-to-vhdl/
- https://www.eng.auburn.edu/~nelsovp/courses/elec4200/Slides/VHDL%2 02%20Combinational.pdf
- https://www.javatpoint.com/vhdl
- https://nandland.com/introduction-to-vhdl-for-beginners-with-codeexamples/
- https://www.tutorialspoint.com/vlsi\_design/vlsi\_design\_vhdl\_introductio\_n.htm
- https://www.asic-world.com/vhdl/tutorial.html

### **End of chapter 3**